August 1993 Revised February 2002 74VHC164 8-Bit Serial-In, Parallel-Out Shift Register

# 74VHC164 8-Bit Serial-In, Parallel-Out Shift Register

## **General Description**

FAIRCHILD

SEMICONDUCTOR

The VHC164 is an advanced high-speed CMOS device fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The VHC164 is a high-speed 8-Bit Serial-In/Parallel-Out Shift Register. Serial data is entered through a 2-input AND gate synchronous with the LOW-to-HIGH transition of the clock. The device features an asynchronous Master Reset which clears the register, setting all outputs LOW independent of the clock. An input protection circuit insures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device destruction due to mismatched supply and input voltages.

#### Features

- High Speed: f<sub>MAX</sub> = 175 MHz at V<sub>CC</sub> = 5V
- $\blacksquare$  Low power dissipation: I\_{CC} = 4  $\mu A$  (max) at T\_A = 25°C
- High noise immunity:  $V_{NIH} = V_{NIL} = 28\% V_{CC}$  (min)
- Power down protection provided on all inputs
- Low noise: V<sub>OLP</sub> = 0.8V (max)
- Pin and function compatible with 74HC164

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| 74VHC164M    | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| 74VHC164SJ   | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide                |
| 74VHC164MTC  | MTC14          | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |
| 74VHC164N    | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### Logic Symbol





#### **Pin Descriptions**

| Pin Names                      | Description                            |  |  |  |  |  |
|--------------------------------|----------------------------------------|--|--|--|--|--|
| А, В                           | Data Inputs                            |  |  |  |  |  |
| СР                             | Clock Pulse Input (Active Rising Edge) |  |  |  |  |  |
| MR                             | Master Reset Input (Active LOW)        |  |  |  |  |  |
| Q <sub>0</sub> –Q <sub>7</sub> | Outputs                                |  |  |  |  |  |

## **Functional Description**

The VHC164 is an edge-triggered 8-bit shift register with serial data entry and an output from each of the eight stages. Data is entered serially through one of two inputs (A or B); either of these inputs can be used as an active High Enable for data entry through the other input. An unused input must be tied HIGH.

Each LOW-to-HIGH transition on the Clock (CP) input shifts data one place to the right and enters into Q<sub>0</sub> the logical AND of the two data inputs (A • B) that existed before the rising clock edge. A LOW level on the Master Reset (MR) input overrides all other inputs and clears the register asynchronously, forcing all Q outputs LOW.

## **Function Table**

| Operating     | 1  | Inputs |   |                | Outputs                                   |  |  |
|---------------|----|--------|---|----------------|-------------------------------------------|--|--|
| Mode          | MR | Α      | в | Q <sub>0</sub> | Q <sub>1</sub> –Q <sub>7</sub>            |  |  |
| Reset (Clear) | L  | Х      | Х | L              | L–L                                       |  |  |
| Shift         | Н  | L      | L | L              | Q <sub>0</sub> –Q <sub>6</sub>            |  |  |
|               | н  | L      | н | L              | Q <sub>0</sub> –Q <sub>6</sub>            |  |  |
|               | н  | н      | L | L              | $Q_0 - Q_6$<br>$Q_0 - Q_6$<br>$Q_0 - Q_6$ |  |  |
|               | н  | н      | н | н              | Q <sub>0</sub> -Q <sub>6</sub>            |  |  |

H = HIGH Voltage Levels L = LOW Voltage Levels

X = Immaterial

Q = Lower case letters indicate the state of the referenced input or output one setup time prior to the LOW-to-HIGH clock transition.



## Absolute Maximum Ratings(Note 1)

| Supply Voltage (V <sub>CC</sub> )                  | -0.5V to +7.0V                    |
|----------------------------------------------------|-----------------------------------|
| DC Input Voltage (V <sub>IN</sub> )                | -0.5V to $+7.0V$                  |
| DC Output Voltage (V <sub>OUT</sub> )              | –0.5V to $V_{CC}$ + 0.5V          |
| DC Diode Current (I <sub>IK</sub> )                | –20 mA                            |
| Output Diode Current (I <sub>OK</sub> )            | ±20 mA                            |
| DC Output Current (I <sub>OUT</sub> )              | ±25 mA                            |
| DC V <sub>CC</sub> /GND Current (I <sub>CC</sub> ) | ±75 mA                            |
| Storage Temperature (T <sub>STG</sub> )            | $-65^{\circ}C$ to $+150^{\circ}C$ |
| Lead Temperature (T <sub>L</sub> )                 |                                   |
| (Soldering, 10 seconds)                            | 260°C                             |

#### **Recommended Operating** Conditions (Note 2)

| Supply Voltage (V <sub>CC</sub> )         | 2.0V to 5.5V                     |
|-------------------------------------------|----------------------------------|
| Input Voltage (V <sub>IN</sub> )          | 0V to +5.5V                      |
| Output Voltage (V <sub>OUT</sub> )        | 0V to $V_{CC}$                   |
| Operating Temperature (T <sub>OPR</sub> ) | $-40^{\circ}C$ to $+85^{\circ}C$ |
| Input Rise and Fall Time $(t_r, t_f)$     |                                  |
| $V_{CC}=3.3V\pm0.3V$                      | 0 ns/V ~ 100 ns/V                |
| $V_{CC} = 5.0V \pm 0.5V$                  | 0 ns/V ~ 20 ns/V                 |

74VHC164

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of circuits outside databook specifications. Note 2: Unused inputs must be held HIGH or LOW. They may not float.

 $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ T<sub>A</sub> = 25°C Vcc Symbol Parameter Units Conditions (V) Max Min Тур Max Min  $V_{\text{IH}}$ HIGH Level Input 2.0 1.50 1.50 V 0.7 V<sub>CC</sub> 0.7 V<sub>CC</sub> Voltage 3.0- 5.5 VIL LOW Level Input 2.0 0.50 0.50 ٧ 0.3 V<sub>CC</sub> Voltage 3.0 - 5.5  $0.3 \, V_{CC}$ HIGH Level Output V<sub>OH</sub> 1.9 2.0 1.9  $V_{IN} = V_{IH}$  $I_{OH}=-50\;\mu A$ 2.0 3.0 2.9 2.9 Voltage 3.0 V or V<sub>IL</sub> 4.5 4.4 4.5 4.4 3.0 2.58 2.48 I<sub>OH</sub> = -4 mA V 3.80 I<sub>OH</sub> = -8 mA 4.5 3.94 LOW Level Output  $I_{OL} = 50 \ \mu A$ VOL 2.0 0.0 0.1 0.1  $V_{IN} = V_{IH}$ Voltage 3.0 0.0 0.1 0.1 ٧ or  $V_{\text{IL}}$ 4.5 0.0 0.1 0.1  $I_{OL} = 4 \text{ mA}$ 3.0 0.36 0.44 V 4.5  $I_{OL} = 8 \text{ mA}$ 0.36 0.44  $V_{IN} = 5.5 V \text{ or GND}$ Input Leakage Current 0 - 5.5 ±0.1 ±1.0  $I_{IN}$ μΑ Quiescent Supply Current 5.5 4.0 40.0  $V_{IN} = V_{CC}$  or GND μΑ  $I_{CC}$ **Noise Characteristics** 

## **DC Electrical Characteristics**

| Symbol           | Parameter               | V <sub>cc</sub> | $V_{CC}$ $T_A = 25^{\circ}C$ |        | Units | Conditions              |
|------------------|-------------------------|-----------------|------------------------------|--------|-------|-------------------------|
|                  |                         | (V)             | Тур                          | Limits | onita | Conditions              |
| V <sub>OLP</sub> | Quiet Output Maximum    | 5.0             | 0.5                          | 0.8    | V     | $C_1 = 50  \text{pF}$   |
| (Note 3)         | Dynamic V <sub>OL</sub> | 5.0             | 0.5                          | 0.8    | v     | CL = 50 pr              |
| V <sub>OLV</sub> | Quiet Output Minimum    | 5.0             | -0.5                         | 0.8    | V     | C <sub>1</sub> = 50 pF  |
| (Note 3)         | Dynamic V <sub>OL</sub> | 5.0             | -0.5                         | 0.0    | v     | CL = 50 pF              |
| VIHD             | Minimum HIGH Level      | 5.0             |                              | 3.5    | V     | C = 50 pF               |
| (Note 3)         | Dynamic Input Voltage   | 5.0             |                              | 3.0    | v     | $C_{L} = 50 \text{ pF}$ |
| V <sub>ILD</sub> | Maximum LOW Level       | 5.0             |                              | 1.5    | V     | C = 50 pF               |
| (Note 3)         | Dynamic Input Voltage   | 5.0             |                              |        |       | $C_{L} = 50 \text{ pF}$ |

Note 3: Parameter guaranteed by design.

| 64                  |
|---------------------|
| $\overline{\Omega}$ |
| Ŧ                   |
| 4                   |
| ~                   |

## AC Electrical Characteristics

| Symbol           | Parameter                 | V <sub>cc</sub> | $T_A = 25^{\circ}C$ |      |      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |      | Units  | Conditions                                                         |
|------------------|---------------------------|-----------------|---------------------|------|------|-----------------------------------------------|------|--------|--------------------------------------------------------------------|
|                  |                           | (V)             | Min                 | Тур  | Max  | Min                                           | Max  | 0.1113 | Conditions                                                         |
| f <sub>MAX</sub> | Maximum Clock Frequency   | $3.3 \pm 0.3$   | 80                  | 125  |      | 65                                            |      |        | $C_L = 15 \text{ pF}, R_L = 1 \text{ k}$                           |
|                  |                           | 5.5 ± 0.5       | 50                  | 75   |      | 45                                            |      |        | $C_{L} = 50 \text{ pF}, R_{L} = 1 \text{ k}$                       |
|                  |                           | $5.0 \pm 0.5$   | 125                 | 175  |      | 105                                           |      | MHz    | $C_L = 15 \text{ pF}, R_L = 1k$<br>$C_L = 50 \text{ pF}, R_L = 1k$ |
|                  |                           | 5.0 ± 0.5       | 85                  | 115  |      | 75                                            |      |        | $C_L = 50 \text{ pF}, R_L = 1 \text{ k}$                           |
| t <sub>PLH</sub> | Propagation Delay         | $3.3 \pm 0.3$   |                     | 8.4  | 12.8 | 1.0                                           | 15.0 | ns     | $C_L = 15 \text{ pF}, R_L = 1 \text{ k}$                           |
| t <sub>PHL</sub> | Time (CP–Q <sub>n</sub> ) | 5.5 ± 0.5       |                     | 10.9 | 16.3 | 1.0                                           | 18.5 |        | $C_L = 50 \text{ pF}, R_L = 1 \text{ k}$                           |
|                  |                           | $5.0 \pm 0.5$   |                     | 5.8  | 9.0  | 1.0                                           | 10.5 |        | $C_L = 15 \text{ pF}, R_L = 1 \text{ k}$                           |
|                  |                           | 5.0 ± 0.5       |                     | 7.3  | 11.0 | 1.0                                           | 12.5 | 113    | $C_L = 50 \text{ pF}, R_L = 1 \text{ k}$                           |
| t <sub>PHL</sub> | Propagation Delay         | 3.3±0.3         |                     | 8.3  | 12.8 | 1.0                                           | 15.0 | ns     | $C_L = 15 \text{ pF}, R_L = 1 \text{ k}$                           |
|                  | Time (MR–Q <sub>n</sub> ) |                 |                     | 10.8 | 16.3 | 1.0                                           | 18.5 |        | $C_L = 50 \text{ pF}, R_L = 1 \text{ k}$                           |
|                  |                           | $5.0 \pm 0.5$   |                     | 5.2  | 8.6  | 1.0                                           | 10.0 | ns     | $C_L = 15 \text{ pF}, R_L = 1 \text{ k}$                           |
|                  |                           | 0.0 ± 0.0       |                     | 6.7  | 10.6 | 1.0                                           | 12.0 | 113    | $C_L = 50 \text{ pF}, R_L = 1 \text{ k}$                           |
| C <sub>IN</sub>  | Input Capacitance         |                 |                     | 4    | 10   |                                               | 10   | pF     | V <sub>CC</sub> = Open                                             |
| C <sub>PD</sub>  | Power Dissipation         |                 |                     | 76   |      |                                               |      | ρF     | (Note 4)                                                           |
|                  | Capacitance               |                 |                     | 10   |      |                                               |      | p      |                                                                    |

Note 4:  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation:  $I_{CC}$  (opr.) =  $C_{PD} * V_{CC} * f_{IN} + I_{CC}$ .

# **AC Operating Requirements**

| Symbol             | Parameter                 | V <sub>cc</sub> | $T_A = 25^{\circ}C$ |        | $T_{A}=-40^{\circ}C$ to $+85^{\circ}C$ |       |
|--------------------|---------------------------|-----------------|---------------------|--------|----------------------------------------|-------|
|                    |                           | (V)<br>(Note 5) | Тур                 | Guarar | nteed Minimum                          | Units |
| t <sub>W</sub> (L) | Minimum Pulse Width (CP)  | 3.3             |                     | 5.0    | 5.0                                    | 20    |
| t <sub>W</sub> (H) |                           | 5.0             |                     | 5.0    | 5.0                                    | ns    |
| t <sub>W</sub> (L) | Minimum Pulse Width (MR)  | 3.3             |                     | 5.0    | 5.0                                    |       |
|                    |                           | 5.0             |                     | 5.0    | 5.0                                    | ns    |
| t <sub>S</sub>     | Minimum Setup Time        | 3.3             |                     | 5.0    | 6.0                                    | 5     |
|                    |                           | 5.0             |                     | 4.5    | 4.5                                    | ns    |
| t <sub>H</sub>     | Minimum Hold Time         | 3.3             |                     | 0.0    | 0.0                                    | ns    |
|                    |                           | 5.0             |                     | 1.0    | 1.0                                    | 115   |
| t <sub>REC</sub>   | Minimum Removal Time (MR) | 3.3             |                     | 2.5    | 2.5                                    |       |
|                    |                           | 5.0             |                     | 2.5    | 2.5                                    | ns    |

Note 5: V<sub>CC</sub> is  $3.3\pm0.3V$  or  $5.0\pm0.5V$ 







